TY - BOOK AU - Tatas,Konstantinos AU - Siozios,Kostas AU - Soudris,Dimitrios AU - Jantsch,Axel ED - SpringerLink (Online service) TI - Designing 2D and 3D Network-on-Chip Architectures SN - 9781461442745 AV - TK7888.4 U1 - 621.3815 23 PY - 2014/// CY - New York, NY PB - Springer New York, Imprint: Springer KW - engineering KW - Computer Science KW - electronics KW - Systems engineering KW - Engineering KW - Circuits and Systems KW - Electronics and Microelectronics, Instrumentation KW - Processor Architectures N1 - Part I: Network-on-Chip Design Methodology -- Network-on-Chip Technology: A Paradigm Shift -- NoC Modeling and Topology Exploration -- Communication Architecture -- Power and Thermal Effects and Management -- NoC-based System Integration -- NoC Verification and Testing -- The Spidergon STNoC -- Middleware Memory Management in NoC -- On Designing 3-D Platforms -- The SYSMANTIC NoC Design and Prototyping Framework -- Part II: Suggested Projects.-  Projects on Network-on Chip N2 - This book covers key concepts in the design of 2D and 3D Network-on-Chip interconnect.  It highlights design challenges and discusses fundamentals of NoC technology, including architectures, algorithms and tools.  Coverage focuses on topology exploration for both 2D and 3D NoCs, routing algorithms, NoC router design, NoC-based system integration, verification and testing, and NoC reliabilty.  Case studies are used to illuminate new design methodologies.  ·         Describes essential theory, practice and state-of-the-art applications of 2D and 3D Network-on-Chip interconnect; ·         Enables readers to exploit parallelism in processor architecture, with interconnect design that is efficient in terms of energy and performance; ·         Covers topics not available in other books, such as NoC and distributed memory organization, dynamic memory management and abstract data type support in many-core platforms, and distributed hierarchical power management UR - http://dx.doi.org/10.1007/978-1-4614-4274-5 ER -